Find Jobs
Hire Freelancers

VHDL code for high speed hardware deserializer for DCF/MSF signal

£20-250 GBP

Zaprt
Objavljeno pred več kot 9 leti

£20-250 GBP

Plačilo ob dostavi
implement the high speed deserializer for the DCF and MSF inputs, which samples at 1000 MHz and outputs the data in parallel at 125 MHz
ID projekta: 6792904

Več o projektu

13 ponudb
Projekt na daljavo
Aktivno pred 9 leti

Želite zaslužiti?

Prednosti oddajanja ponudb na Freelancerju

Nastavite svoj proračun in časovni okvir
Prejmite plačilo za svoje delo
Povzetek predloga
Registracija in oddajanje ponudb sta brezplačna
13 freelancerjev je oddalo ponudbo s povprečno vrednostjo £185 GBP za to delo
Avatar uporabnika
A proposal has not yet been provided
£277 GBP v 3 dneh
5,0 (115 ocen)
6,9
6,9
Avatar uporabnika
A proposal has not yet been provided
£200 GBP v 3 dneh
5,0 (15 ocen)
4,5
4,5
Avatar uporabnika
Hey tightass, I know you want my cock. Yes, yes you do want my cock. I have the full design stack up ya ass. If you are Marc, then go fuck yourself bitch.
£150 GBP v 3 dneh
5,0 (3 ocen)
4,3
4,3
Avatar uporabnika
We are experts in VLSI design and verification. We will deliver design, verification environment and implementation in FPGA for the concept
£222 GBP v 30 dneh
4,5 (4 ocen)
3,7
3,7
Avatar uporabnika
I am Hardware Design Engineer have done MSC system on Chip, University Southampton, UK. I have more than 8 years experience in digital design and well acquainted with ISE, NCverilog, Vivado 2013.4, Altera Quartus 13.0sp1, EDK embedded tools & worked on Virtex-6 ML605, Virtex-5 LX110T, Virtex-4 ML401 , Spartan6, Spartan 3E, SOC Znyq Zedboard and MicroZed boards. I have completed 1G data traffic project where in-depth IEEE Ethernet 802.3 packet parsing is done according to rule set defined for voice & data packets. Each TCP, UDP and SIP packet is processing and transmits to destination and vice versa at receiving end. Xilinx Ethernet core is used only for capturing of packet from FPGA. The clock frequency here is 125Mhz for each sample. I have also completed 10G data traffic project where software part is implemented using Microblaze to configure NELOGIC chip via MDIO protocol & send real time results of 200 registers to PC via uart protocol. The custom IP written in mixed Vhdl / verilog used to handle 10G data Traffic. I have also acquired Xilinx trainings such as Advanced Features & Techniques of Embedded Systems Development, Debugging Tecniques Using ChipScope Pro Tools from So-Logic Vienna. The clock frequency here is 156.25 Mhz for each sample. Please share the project detail. I am free can start work immediately and can work upto 40 hrs per week. Further we can discuss it and I look forward to receiving your response. Regard Mahar
£166 GBP v 3 dneh
5,0 (3 ocen)
3,2
3,2
Avatar uporabnika
My qualification is M.Tech. in VLSI and Embedded System. I have completed Projects on equalizer, mobile text entry system and dc/dc buck converter using VHDL. I also possess proficiency in various areas like Microcontroller and Verilog / VHDL. I am ready to start working on your job.
£222 GBP v 3 dneh
0,0 (0 ocen)
0,0
0,0
Avatar uporabnika
I already went through the DCF and MSF signals and 80% of it is coded in VHDL, apart from, this I am very experienced in VHDL, VERILOG programming. I can give you results easily and fast enough
£200 GBP v 3 dneh
0,0 (0 ocen)
0,0
0,0
Avatar uporabnika
Does this only involves implementing FW? On which platform? What are the DCF and MSF inputs? I would like to get more details on what exactly the project involves.
£150 GBP v 5 dneh
0,0 (0 ocen)
0,0
0,0
Avatar uporabnika
A proposal has not yet been provided
£55 GBP v 3 dneh
0,0 (0 ocen)
0,0
0,0
Avatar uporabnika
Bis jetzt wurde noch kein Vorschlag eingegeben
£188 GBP v 7 dneh
0,0 (0 ocen)
0,0
0,0

O stranki

Zastava UNITED KINGDOM
United Kingdom
0,0
0
Član(ica) od nov. 19, 2014

Verifikacija stranke

Hvala! Po e-pošti smo vam poslali povezavo za prevzem brezplačnega dobropisa.
Pri pošiljanju vašega e-sporočila je šlo nekaj narobe. Poskusite znova.
Registrirani uporabniki Skupaj objavljenih del
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Nalaganje predogleda
Geolociranje je bilo dovoljeno.
Vaša prijavna seja je potekla, zato ste bili odjavljeni. Prosimo, da se znova prijavite.